William Stallings
Computer Organization
and Architecture
7<sup>th</sup> Edition

**Chapter 13 Reduced Instruction Set Computers** 

v/s

**Complex Instruction Set Computers** 

#### Introduction

- Hardware fused with software (Intel v/s Apple)
- Intel's hardware oriented approach is termed as CISC while that of Apple is RISC
- Instruction Set Architecture- Interface to allow easy communication between the programmer and the hardware.
- ISA- execution of data, copying data, deleting it, editing
- Instruction Set , Addressing Modes,

# RISC-Reduced Instruction Set Computer

- RISC processor design has separate digital circuitry
  - in the control unit

Signals needed for the execution of each instruction

- Examples of RISC processors:
  - IBM RS6000, MC88100
  - DEC's Alpha 21064, 21164 and 21264 processors

in the instruction set of the processor.

### **CISC-**Complex Instruction Set Computer

- Control unit 

  micro-electronic circuitry
  - generates a set of control signals □ activated by a micro-code
- The primary goal of CISC architecture is to complete a task in as few lines of assembly code as possible.
- Examples of CISC processors are:
  - Intel 386, 486, Pentium, Pentium Pro, Pentium II,
     Pentium III
  - Motorola's 68000, 68020, 68040, etc.

## **CISC** processor features

- Instruction set with 120-350 instructions
- Variable instruction/data formats
- Small set of general purpose registers(8-24)
- A large number of addressing modes
- High dependency on micro program
- Complex instructions to support HLL features

### **CISC** processor features

- Complex pipelining
- Many functional chips needed to design a computer using CISC
- Difficult to design a superscalar processor
- Rarely supports on chip cache memory.
- Difficulty in handling data dependancy, resource conflict, branching problem during pipelining.

## **RISC** processor features

Instruction set with limited number of

instructions

- Simple instruction format
- Large set of CPU registers
- Very few addressing modes
- Easy to construct a superscalar processor

### **RISC** processor features

Hardwired control unit for sequencing

microinstructions

Supports on chip cache memory

All functional units on a single chip, faster

CPU.

Simple pipelining

## Example for RISC vs. CISC

Consider the the program fragments:

The total clock cycles for the CISC version might be:

While the clock cycles for the RISC version is:

```
(3 movs × 1 cycle) + (5 adds × 1 cycle) + (5 loops × 1 cycle) = 13 cycles
```

| CISC                                             | RISC                                      |
|--------------------------------------------------|-------------------------------------------|
| Emphasis on hardware                             | Emphasis on software                      |
| Multiple instruction sizes and formats           | Instructions of same set with few formats |
| Less registers                                   | Uses more registers                       |
| More addressing modes                            | Fewer addressing modes                    |
| Extensive use of microprogramming                | Complexity in compiler                    |
| Instructions take a varying amount of cycle time | Instructions take one cycle time          |
| Pipelining is difficult                          | Pipelining is easy                        |

## **RISC Pipelining**

- Most instructions are register to register
- Two phases of execution, I E
  - I: Instruction fetch
  - E: Execute
    - ALU operation with register input and output
- For load and store(memory), I E D
  - I: Instruction fetch
  - E: Execute
    - Calculate memory address
  - D: Memory
    - Register to memory or memory to register operation

| Load   | $rA \leftarrow M$       | 1 | E | D |   |   |     |   |   |   |   |   |       |   |
|--------|-------------------------|---|---|---|---|---|-----|---|---|---|---|---|-------|---|
| Load   | $rB \leftarrow M$       |   | Г |   | 1 | Е | D   |   |   |   | Ĭ |   | 10.00 |   |
| Add    | $rC \leftarrow rA + rB$ |   | Г |   |   | Г |     | 1 | Ε |   |   |   |       |   |
| Store  | $M \leftarrow rC$       |   |   |   |   |   |     |   |   | 1 | Е | D |       |   |
| Branch | ı X                     |   |   |   |   |   | - 2 |   |   |   |   |   | 1     | E |

(a) Sequential execution



(b) Two-stage pipelined timing

| Load   | rA ← IVI                |
|--------|-------------------------|
| Load   | $rB \leftarrow M$       |
| NOOP   |                         |
| Add    | $rC \leftarrow rA + rB$ |
| Store  | $M \leftarrow rC$       |
| Branch | X                       |
| NOOP   |                         |

| 1 | E | D |   |   |   |   |   |
|---|---|---|---|---|---|---|---|
|   | 1 | Е | D |   |   |   |   |
|   |   | 1 | Е |   |   |   |   |
|   |   |   | 1 | Е |   |   |   |
|   |   |   |   | 1 |   | D |   |
|   |   |   |   |   | 1 | Е |   |
|   |   |   |   |   |   | 1 | Е |

(c) Three-stage pipelined timing



(a) Traditional pipeline



(b) RISC pipeline with inserted NOOP

| 100 LOAD X, A  | I       | E         | D | 1 | 1   | 1 |   |
|----------------|---------|-----------|---|---|-----|---|---|
| 101 JUMP 105   | Sal mit | I         | E | i | 1 1 | 1 | 1 |
| 102 ADD 1, A   |         | !         | I | E | 1   | D | 1 |
| 105 STORE A. Z |         | THE CHIEF |   | I | E   |   |   |

(c) Reversed instructions

#### **RISC Architecture**



#### **RISC Architecture**

- 9 functional units interconnected by multiple data paths with width ranging from 32-128 bits
- All internal- external buses are 32 bit wide
- Separate instruction (4KB)and data cache(8KB)
- MMU- implements paged virtual memory structure
- RISC integer unit executes load, store, fetch etc
- 2 floating point units , multiplier unit and adder unit
- Graphics unit to support 3D drawing

#### **CISC Architecture**



Fig. CISC Architecture



